# Relatório – Laboratório de ac2

## Aula número: 2

Objetivo: Identificar os circuitos integrados/portas lógicas. Utilização do simulador de protoboard para elaboração de circuitos e comprovação através de simulação lógica.

Neste relatório iremos implementar uma calculadora que some números em hexadecimal. Poderemos ver as parcelas e o valor da soma.

# Experiência:

- 1. Uma das formas de se tornar as somas mais velozes é através do CLA.
- 2. Inicialmente iremos construir um circuito que some dois números através do somador completo de 4 bits construído na aula anterior e em um passo seguinte, substituir este somador por um somador CLA de 4 bits e avaliar a soma em um display de 7 segmentos. Em um primeiro momento você deverá construir todo o circuito no Logisim usando subcircuitos conforme o circuito abaixo:



- Você deverá construir no logisim o decodificador de 4 bits para 7 segmentos do display.
- 3. Após testar o funcionamento, você deverá elaborar um circuito com o CLA. Procure utilizar um dos circuitos CLA cujos datasheets estão ao final deste relatório. Após construir o subcircuito no Logisim, você deverá substituir o somador de 4 bits original por este que você acabou de construir e verificar o funcionamento.
- 4. Agora monte o mesmo circuito no Simulador 97 conforme ilustrado abaixo. Use o circuito integrado do CLA. Simule a entrada através de chaves, serão 4 chaves para o dado A e quatro chaves para o dado B, procure seguir a figura a seguir para a sua montagem. Use o Display apenas para o resultado da soma, não é necessário um para cada dado da entrada conforme a montagem no logisim, use leds no caso das entradas.



5. Para a montagem no simulador de protoboard você deverá utilizar o chip 7483 ou 74283. Use os datasheets anexados a esse relatório para descobrir como os chips funcionam (olhe a tabela verdade para descobrir a função de cada pino).

# Cuidado os 2 somadores executam a mesma função. A única diferença entre eles (7483 e 74283) é a distribuição dos pinos.

Escolha apenas um deles para a sua montagem, aquele que melhor se adapte à sua configuração de entradas e saídas.

- 6. O que apresentar para esse relatório:
  - O gif/jpg dos circuito projetados no logisim. ( a calculadora completa e o circuito do CLA).
  - O gif/jpg do Jbreadboard ou simulador\_97 com alguns testes realizados.

### Obs:

- 1) Existe um decodificador chips 7447 ou 74247, teste ambos para verificar se poderão ser utilizados nesse circuito. Observe os pinos a serem conectados, se funcionam com níveis altos ou baixos na saída e que principalmente esse decodificador se presta apenas à decodificação BCD display de 7 segmentos (**não é hexadecimal para display de 7 segmentos**).
- Para sua montagem, use inicialmente LEDS para testar se as ligações do somador estão corretas e o resultado da soma está OK, só então conecte o decodificador e o display.

# **Anexos:**

Datasheet de diversos somadores (7483 e 74283) e dos decodificadores (7447 e 74247)...

# **HD74HC83**

4-Bit Binary Full Adder (with Fast Carry)

# **HITACHI**

# **Description**

This improved full adder performs the addition of two 4-bit binary numbers. The sum () output are provided for each bit and the resultant carry  $(C_4)$  is obtained from the fourth bit.

This adder features full internal look ahead across all four bit generating the carry term in ten nanoseconds typically.

This provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation.

# **Features**

• High Speed Operation:  $t_{pd}$  ( $A_i$  or  $B_i$  to  $Z_i$ ) = 16 ns typ ( $C_L$  = 50 pF)

• High Output Current: Fanout of 10 LSTTL Loads

• Wide Operating Voltage:  $V_{CC} = 2$  to 6 V

• Low Input Current: 1 μA max

• Low Quiescent Supply Current:  $I_{CC}$  (static) = 4  $\mu$ A max (Ta = 25°C)



# **HD74HC83**

# **Function Table**

# **Outputs**

| Inputs                                        |                                |                                |                                | When C              | c <sub>0</sub> = L/Wher | n C <sub>2</sub> = L           | When C              | When $C_0 = H/When C_2 = H$ |                                |  |  |  |
|-----------------------------------------------|--------------------------------|--------------------------------|--------------------------------|---------------------|-------------------------|--------------------------------|---------------------|-----------------------------|--------------------------------|--|--|--|
| <b>A</b> <sub>1</sub> / <b>A</b> <sub>3</sub> | B <sub>1</sub> /B <sub>3</sub> | A <sub>2</sub> /A <sub>4</sub> | B <sub>2</sub> /B <sub>4</sub> | $\sum_{1}/\sum_{3}$ | $\sum_{2} I \sum_{4}$   | C <sub>2</sub> /C <sub>4</sub> | $\sum_{1}/\sum_{3}$ | $\sum_{2}/\sum_{4}$         | C <sub>2</sub> /C <sub>4</sub> |  |  |  |
| L                                             | L                              | L                              | L                              | L                   | L                       | L                              | Н                   | L                           | L                              |  |  |  |
| Н                                             | L                              | L                              | L                              | Н                   | L                       | L                              | L                   | Н                           | L                              |  |  |  |
| L                                             | Н                              | L                              | L                              | Н                   | L                       | L                              | L                   | Н                           | L                              |  |  |  |
| Н                                             | Н                              | L                              | L                              | L                   | Н                       | L                              | Н                   | Н                           | L                              |  |  |  |
| L                                             | L                              | Н                              | L                              | L                   | Н                       | L                              | Н                   | Н                           | L                              |  |  |  |
| Н                                             | L                              | Н                              | L                              | Н                   | Н                       | L                              | L                   | L                           | Н                              |  |  |  |
| L                                             | Н                              | Н                              | L                              | Н                   | Н                       | L                              | L                   | L                           | Н                              |  |  |  |
| Н                                             | Н                              | Н                              | L                              | L                   | L                       | Н                              | Н                   | L                           | Н                              |  |  |  |
| L                                             | L                              | L                              | Н                              | L                   | Н                       | L                              | Н                   | Н                           | L                              |  |  |  |
| Н                                             | L                              | L                              | Н                              | Н                   | Н                       | L                              | L                   | L                           | Н                              |  |  |  |
| L                                             | Н                              | L                              | Н                              | Н                   | Н                       | L                              | L                   | L                           | Н                              |  |  |  |
| Н                                             | Н                              | L                              | Н                              | L                   | L                       | Н                              | Н                   | L                           | Н                              |  |  |  |
| L                                             | L                              | Н                              | Н                              | L                   | L                       | Н                              | Н                   | L                           | Н                              |  |  |  |
| Н                                             | L                              | Н                              | Н                              | Н                   | L                       | Н                              | L                   | Н                           | Н                              |  |  |  |
| L                                             | Н                              | Н                              | Н                              | Н                   | L                       | Н                              | L                   | Н                           | Н                              |  |  |  |
| Н                                             | Н                              | Н                              | Н                              | L                   | Н                       | Н                              | Н                   | Н                           | Н                              |  |  |  |

H: High levelL: Low levelX: Irrelevant

Note: Input conditions at  $A_1$ ,  $B_1$ ,  $A_2$ ,  $B_2$  and  $C_0$  are used to determine outputs  $\Sigma_1$  and  $\Sigma_2$  and the value of the

internal carry C<sub>2</sub>.

The value at C2, A3, B3, A4 and B4 are than used to determine outputs  $\Sigma$ 3,  $\Sigma$ 4 and C4

# **Pin Arrangement**



# **HD74HC83**

# Block Diagram (1//2)



# 4-BIT BINARY FULL ADDER WITH FAST CARRY

The SN54/74LS83A is a high-speed 4-Bit binary Full Adder with internal carry lookahead. It accepts two 4-bit binary words (A<sub>1</sub>-A<sub>4</sub>, B<sub>1</sub>-B<sub>4</sub>) and a Carry Input (C<sub>0</sub>). It generates the binary Sum outputs  $\Sigma_1-\Sigma_4$ ) and the Carry Output (C<sub>4</sub>) from the most significant bit. The LS83A operates with either active HIGH or active LOW operands (positive or negative logic). The SN54/74LS283 is recommended for new designs since it is identical in function with this device and features standard corner power pins.

### **CONNECTION DIAGRAM DIP (TOP VIEW)**



NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line

LOADING (Note a)

Package.

### PIN NAMES

|                                |                       | HIGH     | LOW          |
|--------------------------------|-----------------------|----------|--------------|
| $A_1 - A_4$                    | Operand A Inputs      | 1.0 U.L. | 0.5 U.L.     |
| B <sub>1</sub> -B <sub>4</sub> | Operand B Inputs      | 1.0 U.L. | 0.5 U.L.     |
| C <sub>0</sub>                 | Carry Input           | 0.5 U.L. | 0.25 U.L.    |
| $\Sigma_1 - \Sigma_4$          | Sum Outputs (Note b)  | 10 U.L.  | 5 (2.5) U.L. |
| C <sub>4</sub>                 | Carry Output (Note b) | 10 U.L.  | 5 (2.5) U.L. |

#### NOTES:

- a) 1 TTL Unit Load (U.L.) = 40  $\mu$ A HIGH/1.6 mA LOW.
- b) The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges.



# SN54/74LS83A

# 4-BIT BINARY FULL ADDER WITH FAST CARRY

LOW POWER SCHOTTKY



J SUFFIX CERAMIC CASE 620-09



N SUFFIX PLASTIC CASE 648-08



D SUFFIX SOIC CASE 751B-03

#### **ORDERING INFORMATION**

SN54LSXXJ Ceramic SN74LSXXN Plastic SN74LSXXD SOIC



# SN54/74LS83A

#### **FUNCTIONAL DESCRIPTION**

The LS83A adds two 4-bit binary words (A plus B) plus the incoming carry. The binary sum appears on the sum outputs  $(\Sigma_1 - \Sigma_4)$ and outgoing carry (C<sub>4</sub>) outputs.

$$C_0 + (A_1 + B_1) + 2(A_2 + B_2) + 4(A_3 + B_3) + 8(A_4 + B_4) = \sum_{1} + 2\sum_{2} + 4\sum_{3} + 8\sum_{4} + 16C_4$$

Where: (+) = plus

Due to the symmetry of the binary add function the LS83A can be used with either all inputs and outputs active HIGH (positive logic) or with all inputs and outputs active LOW (negative logic). Note that with active HIGH Inputs, Carry Input can not be left open, but must be held LOW when no carry in is intended.

# Example:

|              | C <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | A <sub>4</sub> | B <sub>1</sub> | В2 | В3 | В4 | $\Sigma_1$ | $\Sigma_2$ | $\Sigma_3$ | $\Sigma_4$ | C <sub>4</sub> |          |
|--------------|----------------|----------------|----------------|----------------|----------------|----------------|----|----|----|------------|------------|------------|------------|----------------|----------|
| Logic Levels | L              | L              | Н              | L              | Н              | Н              | L  | L  | Н  | Н          | Н          | L          | L          | Н              |          |
| Active HIGH  | 0              | 0              | 1              | 0              | 1              | 1              | 0  | 0  | 1  | 1          | 1          | 0          | 0          | 1              | (10+9 =  |
| Active LOW   | 1              | 1              | 0              | 1              | 0              | 0              | 1  | 1  | 0  | 0          | 0          | 1          | 1          | 0              | (carry+5 |

= 19) 5+6 = 12)

Interchanging inputs of equal weight does not affect the operation, thus C<sub>0</sub>, A<sub>1</sub>, B<sub>1</sub>, can be arbitrarily assigned to pins 10, 11, 13, etc.

### **FUNCTIONAL TRUTH TABLE**

| C (n-1) | A <sub>n</sub> | B <sub>n</sub> | $\Sigma_{n}$ | C <sub>n</sub> |
|---------|----------------|----------------|--------------|----------------|
| L       | L              | L              | L            | L              |
| L       | L              | Н              | Н            | L              |
| L       | Н              | L              | Н            | L              |
| L       | Н              | Н              | L            | Н              |
| Н       | L              | L              | Н            | L              |
| Н       | L              | Н              | L            | Н              |
| Н       | Н              | L              | L            | Н              |
| Н       | Н              | Н              | Н            | Н              |

 $C_1 - C_3$  are generated internally

## **GUARANTEED OPERATING RANGES**

| Symbol | Parameter                           |          | Min         | Тур        | Max         | Unit |
|--------|-------------------------------------|----------|-------------|------------|-------------|------|
| VCC    | Supply Voltage                      | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V    |
| TA     | Operating Ambient Temperature Range | 54<br>74 | -55<br>0    | 25<br>25   | 125<br>70   | °C   |
| loн    | Output Current — High               | 54, 74   |             |            | -0.4        | mA   |
| lOL    | Output Current — Low                | 54<br>74 |             |            | 4.0<br>8.0  | mA   |

C<sub>0</sub> — is an external input C<sub>4</sub> — is an output generated internally



# 54LS283/DM54LS283/DM74LS283 4-Bit Binary Adders with Fast Carry

# **General Description**

These full adders perform the addition of two 4-bit binary numbers. The sum  $(\Sigma)$  outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial lookahead performance at the economy and reduced package count of a ripple-carry implementation.

The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion.

#### **Features**

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
- Typical add times Two 8-bit words 25 ns Two 16-bit words 45 ns
- Typical power dissipation per 4-bit adder 95 mW
- Alternate Military/Aerospace device (54LS283) is available. Contact a National Semiconductor Sales Office/ Distributor for specifications.

# **Connection Diagram**



TL/F/6421-

Order Number 54LS283DMQB, 54LS283FMQB, 54LS283LMQB, DM54LS283J, DM54LS283W, DM74LS283M or DM74LS283N See NS Package Number E20A, J16A, M16A, N16E or W16A

| Switching Characteristics | at $V_{CC} = 5V$ and $T_A$ | = 25°C (See Section 1 for Test Waveforms and Outp | ut Load) |
|---------------------------|----------------------------|---------------------------------------------------|----------|
|                           |                            | $\mathbf{R}_{i} = 2 \mathbf{k}(i)$                |          |

| Symbol           | Parameter                                          | From (Input)<br>To (Output)               | C <sub>L</sub> = | 15 pF | C <sub>L</sub> = | 50 pF | Units |
|------------------|----------------------------------------------------|-------------------------------------------|------------------|-------|------------------|-------|-------|
|                  |                                                    | To (Output)                               | Min              | Max   | Min              | Max   |       |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | C0 to<br>Σ1, Σ2                           |                  | 24    |                  | 28    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | C0 to<br>Σ1, Σ2                           |                  | 24    |                  | 30    | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | C0 to<br>Σ3                               |                  | 24    |                  | 28    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | C0 to<br>Σ3                               |                  | 24    |                  | 30    | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | C0 to<br>Σ4                               |                  | 24    |                  | 28    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | C0 to<br>Σ4                               |                  | 24    |                  | 30    | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | $A_i$ or $B_i$ to $\Sigma_i$              |                  | 24    |                  | 28    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | $A_i$ or $B_i$ to $\Sigma_i$              |                  | 24    |                  | 30    | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | C0 to<br>C4                               |                  | 17    |                  | 24    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | C0 to<br>C4                               |                  | 17    |                  | 25    | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | A <sub>i</sub> or B <sub>i</sub><br>to C4 |                  | 17    |                  | 24    | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | A <sub>i</sub> or B <sub>i</sub><br>to C4 |                  | 17    |                  | 26    | ns    |

# **Function Table**

|      |          |      |      | Outputs   |     |            |             |    |    |  |  |  |  |  |
|------|----------|------|------|-----------|-----|------------|-------------|----|----|--|--|--|--|--|
|      | Inj      | put  |      | When C0 = | = L |            | When C0 = H |    |    |  |  |  |  |  |
|      |          |      |      |           | WI  | nen C2 = L | When C2 = H |    |    |  |  |  |  |  |
| A1 / | B1 /     | A2 / | B2 / | Σ1        | Σ2  | C2         | Σ1          | Σ2 | C2 |  |  |  |  |  |
| A3   | B3       | A4   | B4   | Σ3        | Σ4  | C4         | Σ3          | Σ4 | C4 |  |  |  |  |  |
| L    | L        | L    | L    | L         | L   | L          | Н           | L  | L  |  |  |  |  |  |
| н    | L        | L    | L    | Н         | L   | L          | L           | н  | L  |  |  |  |  |  |
| L    | н        | L    | L    | н         | L   | L          | L           | н  | L  |  |  |  |  |  |
| Н    | ј н      | L    | L    | L         | Н   | L          | H           | н  | L  |  |  |  |  |  |
| L    | L        | H    | L    | L         | Н   | L          | Н           | н  | L  |  |  |  |  |  |
| н    | L        | Н    | L    | н         | Н   | L          | L           | L  | H  |  |  |  |  |  |
| L    | Н        | Н    | L    | н         | н   | L          | L           | L  | Н  |  |  |  |  |  |
| н    | Н        | Н    | L    | L         | L   | Н          | Н           | L  | Н  |  |  |  |  |  |
| L    | į L      | L    | н    | L         | н   | L          | Н           | н  | L  |  |  |  |  |  |
| н    | L        | L    | l н  | н         | Н   | L          | L           | L  | Н  |  |  |  |  |  |
| L    | <b>Н</b> | L    | н    | н         | Н   | L          | L           | L  | Н  |  |  |  |  |  |
| Н    | Н        | L    | н    | L         | L   | н          | Н           | L  | Н  |  |  |  |  |  |
| L    | L        | н    | н    | Ĺ         | L   | н          | н           | l  | Н  |  |  |  |  |  |
| н    | L        | н    | н    | l н       | L   | н          | L           | н  | Н  |  |  |  |  |  |
| L    | н        | н    | Н    | Н         | l   | н          |             |    | н  |  |  |  |  |  |
| н    | Н        | Н    | H    | L         | н   | H          | H           | H  | H  |  |  |  |  |  |

H = High Level, L = Low Level **Note:** Input conditions at A1, B1, A2, B2, and C0 are used to determine outputs  $\Sigma$ 1 and  $\Sigma$ 2 and the value of the internal carry C2. The values at C2, A3, B3, A4, and B4 are then used to determine outputs  $\Sigma$ 3,  $\Sigma$ 4, and C4.



# **4-Bit Binary Full Adder** with Fast Carry

The SN74LS283 is a high-speed 4-Bit Binary Full Adder with internal carry lookahead. It accepts two 4-bit binary words (A<sub>1</sub>-A<sub>4</sub>.  $B_1-B_4$ ) and a Carry Input ( $C_0$ ). It generates the binary Sum outputs  $(\Sigma_1 - \Sigma_4)$  and the Carry Output  $(C_4)$  from the most significant bit. The LS283 operates with either active HIGH or active LOW operands (positive or negative logic).

# **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | °C   |
| I <sub>OH</sub> | Output Current – High                  |      |     | -0.4 | mA   |
| I <sub>OL</sub> | Output Current – Low                   |      |     | 8.0  | mA   |



# ON Semiconductor

Formerly a Division of Motorola http://onsemi.com

# LOW **POWER SCHOTTKY**



**PLASTIC** N SUFFIX **CASE 648** 



SOIC D SUFFIX **CASE 751B** 

# ORDERING INFORMATION

| Device     | Package    | Shipping         |  |  |  |  |
|------------|------------|------------------|--|--|--|--|
| SN74LS283N | 16 Pin DIP | 2000 Units/Box   |  |  |  |  |
| SN74LS283D | 16 Pin     | 2500/Tape & Reel |  |  |  |  |

# CONNECTION DIAGRAM DIP (TOP VIEW)



|                       |                  | LOADING  | (Note a)  |
|-----------------------|------------------|----------|-----------|
| PIN NAMES             |                  | HIGH     | LOW       |
| $A_1 - A_4$           | Operand A Inputs | 1.0 U.L. | 0.5 U.L.  |
| $B_1 - B_4$           | Operand B Inputs | 1.0 U.L. | 0.5 U.L.  |
| $C_0$                 | Carry Input      | 0.5 U.L. | 0.25 U.L. |
| $\Sigma_1 - \Sigma_4$ | Sum Outputs      | 10 U.L.  | 5 U.L.    |
| $C_4$                 | Carry Output     | 10 U.L.  | 5 U.L.    |

# NOTES:

a) 1 TTL Unit Load (U.L.) = 40  $\mu\text{A}$  HIGH/1.6 mA LOW.

# LOGIC SYMBOL



# **LOGIC DIAGRAM**



## **FUNCTIONAL DESCRIPTION**

The LS283 adds two 4-bit binary words (A plus B) plus the incoming carry. The binary sum appears on the sum outputs  $(\Sigma_1 - \Sigma_4)$  and outgoing carry (C4) outputs.

$$\begin{array}{l} C_0 + (A_1 + B_1) + 2(A_2 + B_2) + 4(A_3 + B_3) + 8(A_4 + B_4) = \sum_1 + 2 \\ \sum_2 + 4 \sum_3 + 8 \sum_4 + 16C_4 \end{array}$$

Where: (+) = plus

Due to the symmetry of the binary add function the LS283 can be used with either all inputs and outputs active HIGH (positive logic) or with all inputs and outputs active LOW (negative logic). Note that with active HIGH inputs, Carry Input can not be left open, but must be held LOW when no carry in is intended.

# Example:

|              | C <sub>0</sub> | A <sub>1</sub> | $A_2$ | $A_3$ | $A_4$ | B <sub>1</sub> | $B_2$ | $B_3$ | $B_4$ | $\Sigma_1$ | $\Sigma_{2}$ | $\Sigma_{3}$ | $\Sigma_{4}$ | C <sub>4</sub> |        |
|--------------|----------------|----------------|-------|-------|-------|----------------|-------|-------|-------|------------|--------------|--------------|--------------|----------------|--------|
| logic levels | L              | L              | Н     | L     | Н     | Н              | L     | L     | Н     | Н          | Н            | L            | L            | Н              |        |
| Active HIGH  | 0              | 0              | 1     | 0     | 1     | 1              | 0     | 0     | 1     | 1          | 1            | 0            | 0            | 1              | (10    |
| Active LOW   | 1              | 1              | 0     | 1     | 0     | 0              | 1     | 1     | 0     | 0          | 0            | 1            | 1            | 0              | (carry |

(10+9=19) (carry+5+6=12)

Interchanging inputs of equal weight does not affect the operation, thus C<sub>0</sub>, A<sub>1</sub>, B<sub>1</sub>, can be arbitrarily assigned to pins 7, 5 or 3.

# **FUNCTIONAL TRUTH TABLE**

| C (n-1) | A <sub>n</sub> | B <sub>n</sub> | $\Sigma_{n}$ | C <sub>n</sub> |
|---------|----------------|----------------|--------------|----------------|
| L       | L              | L              | L            | L              |
| L       | L              | Н              | Н            | L              |
| L       | Н              | L              | Н            | L              |
| L       | Н              | Н              | L            | Н              |
| Н       | L              | L              | Н            | L              |
| Н       | L              | Н              | L            | Н              |
| Н       | Н              | L              | L            | Н              |
| Н       | Н              | Н              | Н            | Н              |

 $C_1-C_3$  are generated internally  $C_0$  is an external input  $C_4$  is an output generated internally

# DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                            |                |      | Limits |      |                          |                                                                                 |                        |  |  |
|-----------------|--------------------------------------------|----------------|------|--------|------|--------------------------|---------------------------------------------------------------------------------|------------------------|--|--|
| Symbol          | Parameter                                  |                | Min  | Тур    | Max  | Unit                     | Tes                                                                             | t Conditions           |  |  |
| V <sub>IH</sub> | Input HIGH Voltage                         |                | 2.0  |        |      | V                        | Guaranteed Input HIGH Voltage for All Inputs                                    |                        |  |  |
| V <sub>IL</sub> | Input LOW Voltage                          |                |      |        | 0.8  | V                        | Guaranteed Inpu<br>All Inputs                                                   | t LOW Voltage for      |  |  |
| V <sub>IK</sub> | Input Clamp Diode Vol                      | tage           |      | -0.65  | -1.5 | V                        | V <sub>CC</sub> = MIN, I <sub>IN</sub> =                                        | –18 mA                 |  |  |
| V <sub>OH</sub> | Output HIGH Voltage                        |                | 2.7  | 3.5    |      | V                        | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table |                        |  |  |
| .,              |                                            |                |      | 0.25   | 0.4  | V                        | I <sub>OL</sub> = 4.0 mA                                                        | $V_{CC} = V_{CC} MIN,$ |  |  |
| V <sub>OL</sub> | Output LOW Voltage                         |                | 0.35 | 0.5    | ٧    | I <sub>OL</sub> = 8.0 mA | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table         |                        |  |  |
|                 |                                            | C <sub>0</sub> |      |        | 20   | μА                       | V = MAY V                                                                       | - 2.7.V                |  |  |
| l               | Input HIGH Current                         | Any A or B     |      |        | 40   | μΑ                       | $V_{CC} = MAX, V_{IN} = 2.7 V$                                                  |                        |  |  |
| I <sub>IH</sub> | input riiGri Curient                       | C <sub>0</sub> |      |        | 0.1  | mA                       | V <sub>CC</sub> = MAX, V <sub>IN</sub>                                          | <b>-</b> 70 V          |  |  |
|                 |                                            | Any A or B     |      |        | 0.2  | mA                       | VCC - WAX, VIN                                                                  | - 7.0 V                |  |  |
| 1               | Input LOW Current                          | C <sub>0</sub> |      |        | -0.4 | mA                       | V <sub>CC</sub> = MAX, V <sub>IN</sub>                                          | - 0.4 \/               |  |  |
| l <sub>IL</sub> | Input LOW Current                          | Any A or B     |      |        | -0.8 | mA                       | VCC - WAX, VIN                                                                  | - 0.4 V                |  |  |
| I <sub>OS</sub> | Short Circuit Current (I                   | Note 1)        | -20  |        | -100 | mA                       | V <sub>CC</sub> = MAX                                                           |                        |  |  |
| I <sub>CC</sub> | Power Supply Current<br>Total, Output HIGH |                |      | 34     | mA   | V <sub>CC</sub> = MAX    | V <sub>CC</sub> = MAX                                                           |                        |  |  |
|                 | Total, Output LOW                          |                |      |        | 39   |                          |                                                                                 |                        |  |  |

Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

# BCD TO 7-SEGMENT DECODER/DRIVER

The SN54/74LS47 are Low Power Schottky BCD to 7-Segment Decoder/Drivers consisting of NAND gates, input buffers and seven AND-OR-IN-VERT gates. They offer active LOW, high sink current outputs for driving indicators directly. Seven NAND gates and one driver are connected in pairs to make BCD data and its complement available to the seven decoding AND-OR-INVERT gates. The remaining NAND gate and three input buffers provide lamp test, blanking input/ripple-blanking output and ripple-blanking input.

The circuits accept 4-bit binary-coded-decimal (BCD) and, depending on the state of the auxiliary inputs, decodes this data to drive a 7-segment display indicator. The relative positive-logic output levels, as well as conditions required at the auxiliary inputs, are shown in the truth tables. Output configurations of the SN54/74LS47 are designed to withstand the relatively high voltages required for 7-segment indicators.

These outputs will withstand 15 V with a maximum reverse current of 250  $\mu$ A. Indicator segments requiring up to 24 mA of current may be driven directly from the SN74LS47 high performance output transistors. Display patterns for BCD input counts above nine are unique symbols to authenticate input conditions.

The SN54/74LS47 incorporates automatic leading and/or trailing-edge zero-blanking control (RBI and RBO). Lamp test (LT) may be performed at any time which the BI/RBO node is a HIGH level. This device also contains an overriding blanking input (BI) which can be used to control the lamp intensity by varying the frequency and duty cycle of the BI input signal or to inhibit the outputs.

- Lamp Intensity Modulation Capability (BI/RBO)
- Open Collector Outputs
- Lamp Test Provision
- Leading/Trailing Zero Suppression
- Input Clamp Diodes Limit High-Speed Termination Effects

# CONNECTION DIAGRAM DIP (TOP VIEW) VCC f g a b c d e 16 15 14 13 12 11 10 9 1 2 3 4 5 6 7 8 B C LT BI/RBO RBI D A GND

|                   |                        | HIGH           | LOW           |
|-------------------|------------------------|----------------|---------------|
| <u>A, B,</u> C, D | BCD Inputs             | 0.5 U.L.       | 0.25 U.L.     |
| RBI               | Ripple-Blanking Input  | 0.5 U.L.       | 0.25 U.L.     |
| <u>LT</u>         | Lamp-Test Input        | 0.5 U.L.       | 0.25 U.L.     |
| BI/RBO            | Blanking Input or      | 0.5 U.L.       | 0.75 U.L.     |
|                   | Ripple-Blanking Output | 1.2 U.L.       | 2.0 U.L.      |
| a, to g           | Outputs                | Open-Collector | 15 (7.5) U.L. |

NOTES:

PIN NAMES

- a) 1 Unit Load (U.L.) = 40  $\mu$ A HIGH, 1.6 mA LOW.
- b) Output current measured at V<sub>OUT</sub> = 0.5 V

The Output LOW drive factor is 7.5 U.L. for Military (54) and 15 U.L. for Commercial (74) Temperature Ranges.

# SN54/74LS47

# BCD TO 7-SEGMENT DECODER/DRIVER

LOW POWER SCHOTTKY





LOADING (Note a)

# SN54/74LS47



### **NUMERICAL DESIGNATIONS — RESULTANT DISPLAYS**

# **TRUTH TABLE**

|                           | / INPUTS / |     |   |   |   |   |        |   | OUTPUTS — |   |   |   |   |   |      |
|---------------------------|------------|-----|---|---|---|---|--------|---|-----------|---|---|---|---|---|------|
| DECIMAL<br>OR<br>FUNCTION | LT         | RBI | D | С | В | А | BI/RBO | a | _<br>b    | c | d | e | f | g | NOTE |
| 0                         | Н          | Н   | L | L | L | L | Ι      | L | L         | L | L | L | L | Н | Α    |
| 1                         | Н          | Х   | L | L | L | Н | Η      | Н | L         | L | Η | Н | Н | Н | Α    |
| 2                         | Н          | Х   | L | L | Н | L | Н      | L | L         | Н | L | L | Н | L |      |
| 3                         | Н          | Х   | L | L | Н | Н | Η      | L | L         | L | L | Н | Н | L |      |
| 4                         | Н          | Х   | L | Н | L | L | Н      | Н | L         | L | Н | Н | L | L |      |
| 5                         | Н          | Х   | L | Н | L | Н | I      | L | Н         | L | L | Н | L | L |      |
| 6                         | Н          | Х   | L | Н | Н | L | Н      | Н | Н         | L | L | L | L | L |      |
| 7                         | Н          | Х   | L | Н | Н | Н | Н      | L | L         | L | Η | Н | Н | Н |      |
| 8                         | Н          | Х   | Н | L | L | L | Н      | L | L         | L | L | L | L | L |      |
| 9                         | Н          | Х   | Н | L | L | Н | H      | L | L         | L | Η | Н | L | L |      |
| 10                        | Н          | Х   | Н | L | Н | L | Н      | Н | Н         | Н | L | L | Н | L |      |
| 11                        | Н          | Х   | Н | L | Н | Н | H      | Н | Н         | L | L | Н | Н | L |      |
| 12                        | Н          | Х   | Н | Н | L | L | Н      | Н | L         | Н | Н | Н | L | L |      |
| 13                        | Н          | Х   | Н | Н | L | Н | I      | L | Н         | Н | L | Н | L | L |      |
| 14                        | Н          | Х   | Н | Н | Н | L | Н      | Н | Н         | Н | L | L | L | L |      |
| 15                        | Н          | Х   | Н | Н | Н | Н | Η      | Н | Н         | Н | Н | Н | Н | Н |      |
| BI                        | Х          | Х   | Χ | Х | Х | Х | L      | Н | Н         | Н | Н | Н | Н | Н | В    |
| RBI                       | Н          | L   | L | L | L | L | L      | Н | Н         | Н | Н | Н | Н | Н | С    |
| LT                        | L          | Х   | Χ | Х | Х | Х | Н      | L | L         | L | L | L | L | L | D    |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

### NOTES:

- (A) BI/RBO is wire-AND logic serving as blanking Input (BI) and/or ripple-blanking output (RBO). The blanking out (BI) must be open or held at a HIGH level when output functions 0 through 15 are desired, and ripple-blanking input (RBI) must be open or at a HIGH level if blanking of a decimal 0 is not desired. X = input may be HIGH or LOW.
- (B) When a LOW level is applied to the blanking input (forced condition) all segment outputs go to a LOW level regardless of the state of any other input condition.
- (C) When ripple-blanking input (RBI) and inputs A, B, C, and D are at LOW level, with the lamp test input at HIGH level, all segment outputs
- go to a HIGH level and the ripple-blanking output (RBO) goes to a LOW level (response condition).

  (D) When the blanking input/ripple-blanking output (BI/RBO) is open or held at a HIGH level, and a LOW level is applied to lamp test input, all segment outputs go to a LOW level.

# BCD-TO-SEVEN-SEGMENT DECODERS/DRIVERS

The SN54/74LS247 thru SN54/74LS249 are BCD-to-Seven-Segment Decoder/Drivers.

The LS247 and LS248 are functionally and electrically identical to the LS47 and LS48 with the same pinout configuration. The LS249 is a 16-pin version of the 14-pin LS49 and includes full functional capability for lamp test and ripple blanking which was not available in the LS49.

The composition of all characters, except the 6 and 9 are identical between the LS247, 248, 249 and the LS47, 48 and 49. The LS47 thru 49 compose the  $\Box$  and  $\Box$  without tails, the LS247 thru 249 compose the  $\Box$  and  $\Box$  with the tails. The LS247 has active-low outputs for direct drive of indicators. The LS248 and 249 have active-high outputs for driving lamp buffers.

All types feature a lamp test input and have full ripple-blanking input/output controls. On all types an automatic leading and/or trailing-edge zero-blanking control (RBI and RBO) is incorporated and an overriding blanking input (BI) is contained which may be used to control the lamp intensity by pulsing or to inhibit the output's lamp test may be performed at any time when the BI/RBO node is at high level. Segment identification and resultant displays are shown below. Display pattern for BCD input counts above 9 are unique symbols to authenticate input conditions.

#### LS247

- Open-Collector Outputs Drive Indicators Directly
- Lamp-Test Provision
- Leading/Trailing Zero Suppression

#### LS248

- Internal Pull-Ups Eliminate Need for External Resistors
- Lamp-Test Provision
- Leading/Trailing Zero Suppression

# LS249

- Open-Collector Outputs
- Lamp-Test Provision
- Leading/Trailing Zero Suppression

SN54/74LS247 SN54/74LS248 SN54/74LS249

BCD-TO-SEVEN-SEGMENT DECODERS/DRIVERS

LOW POWER SCHOTTKY





#### **NUMERICAL DESIGNATIONS AND RESULTANT DISPLAYS**



SEGMENT IDENTIFICATION

# SN54/74LS247 • SN54/74LS248 • SN54/74LS249





ALL CIRCUIT TYPES FEATURE LAMP INTENSITY MODULATION CAPABILITY

|           |        | DRIVER OUTPUTS                                       |         |         |             |  |  |  |  |  |  |
|-----------|--------|------------------------------------------------------|---------|---------|-------------|--|--|--|--|--|--|
| TYPE      | ACTIVE | OUTPUT                                               | SINK    | MAX     | POWER       |  |  |  |  |  |  |
|           | LEVEL  | CONFIGURATION                                        | CURRENT | VOLTAGE | DISSIPATION |  |  |  |  |  |  |
| SN54LS247 | low    | open-collector 2.0 k $\Omega$ pull-up open-collector | 12 mA   | 15 V    | 35 mW       |  |  |  |  |  |  |
| SN54LS248 | high   |                                                      | 2.0 mA  | 5.5 V   | 125 mW      |  |  |  |  |  |  |
| SN54LS249 | high   |                                                      | 4.0 mA  | 5.5 V   | 40 mW       |  |  |  |  |  |  |
| SN74LS247 | low    | open-collector                                       | 24 mA   | 15 V    | 35 mW       |  |  |  |  |  |  |
| SN74LS248 | high   | 2.0 kΩ pull-up                                       | 6.0 mA  | 5.5 V   | 125 mW      |  |  |  |  |  |  |
| SN74LS249 | high   | open-collector                                       | 8.0 mA  | 5.5 V   | 40 mW       |  |  |  |  |  |  |

## **LOGIC DIAGRAM**



# SN54/74LS247 • SN54/74LS248 • SN54/74LS249

# LS247 FUNCTION TABLE

| DECIMAL<br>OR |    |     | INP | UTS |   |   | BI/RBO <sup>†</sup> | OUTPUTS |     |     |     |     |     |     | NOTE |
|---------------|----|-----|-----|-----|---|---|---------------------|---------|-----|-----|-----|-----|-----|-----|------|
| FUNCTION      | LT | RBI | D   | С   | В | Α | DI/KBO              | а       | b   | С   | d   | е   | f   | g   | NOTE |
| 0             | Н  | Н   | L   | L   | L | L | Н                   | ON      | ON  | ON  | ON  | ON  | ON  | OFF |      |
| 1             | Н  | Х   | L   | L   | L | Н | Н                   | OFF     | ON  | ON  | OFF | OFF | OFF | OFF |      |
| 2             | Н  | Х   | L   | L   | Н | L | Н                   | ON      | ON  | OFF | ON  | ON  | OFF | ON  |      |
| 3             | Н  | Х   | L   | L   | Н | Н | Н                   | ON      | ON  | ON  | ON  | OFF | OFF | ON  |      |
| 4             | Н  | Х   | L   | Н   | L | L | Н                   | OFF     | ON  | ON  | OFF | OFF | ON  | ON  |      |
| 5             | Н  | Х   | L   | Н   | L | Н | Н                   | ON      | OFF | ON  | ON  | OFF | ON  | ON  |      |
| 6             | Н  | Х   | L   | Н   | Н | L | Н                   | ON      | OFF | ON  | ON  | ON  | ON  | ON  |      |
| 7             | Н  | Х   | L   | Н   | Н | Н | Н                   | ON      | ON  | ON  | OFF | OFF | OFF | OFF | 1    |
| 8             | Н  | Х   | Н   | L   | L | L | Н                   | ON      | ON  | ON  | ON  | ON  | ON  | ON  |      |
| 9             | Н  | Х   | Н   | L   | L | Н | Н                   | ON      | ON  | ON  | ON  | OFF | ON  | ON  |      |
| 10            | Н  | Х   | Н   | L   | Н | L | Н                   | OFF     | OFF | OFF | ON  | ON  | OFF | ON  |      |
| 11            | Н  | Х   | Н   | L   | Н | Н | Н                   | OFF     | OFF | ON  | ON  | OFF | OFF | ON  |      |
| 12            | Н  | Х   | Н   | Н   | L | L | Н                   | OFF     | ON  | OFF | OFF | OFF | ON  | ON  |      |
| 13            | Н  | Х   | Н   | Н   | L | Н | Н                   | ON      | OFF | OFF | ON  | OFF | ON  | ON  |      |
| 14            | Н  | Х   | Н   | Н   | Н | L | Н                   | OFF     | OFF | OFF | ON  | ON  | ON  | ON  |      |
| 15            | Н  | Х   | Н   | Н   | Н | Н | Н                   | OFF     | OFF | OFF | OFF | OFF | OFF | OFF |      |
| BI            | Х  | Х   | Х   | Х   | Х | Х | L                   | OFF     | OFF | OFF | OFF | OFF | OFF | OFF | 2    |
| RBI           | Н  | L   | L   | L   | L | L | L                   | OFF     | OFF | OFF | OFF | OFF | OFF | OFF | 3    |
| LT            | L  | Х   | Х   | Χ   | Χ | Χ | Н                   | ON      | ON  | ON  | ON  | ON  | ON  | ON  | 4    |

## LS248, LS249 FUNCTION TABLE

| DECIMAL<br>OR        |             |             | INP         | UTS         |             |                  | BI/BBO <sup>†</sup> | BI/RBO <sup>†</sup> OUTPUTS |             |                  |                  |                  |                  |                  | NOTE        |
|----------------------|-------------|-------------|-------------|-------------|-------------|------------------|---------------------|-----------------------------|-------------|------------------|------------------|------------------|------------------|------------------|-------------|
| FUNCTION             | LT          | RBI         | D           | С           | В           | Α                | DI/KBO              | а                           | b           | С                | d                | е                | f                | g                | NOTE        |
| 0<br>1<br>2<br>3     | H<br>H<br>H | H<br>X<br>X | L<br>L<br>L | L<br>L<br>L | L<br>L<br>H | L<br>H<br>L<br>H | H<br>H<br>H         | H<br>L<br>H                 | H<br>H<br>H | H<br>H<br>L<br>H | H<br>L<br>H      | H<br>L<br>H<br>L | H<br>L<br>L      | L<br>L<br>H      | 1<br>1      |
| 4<br>5<br>6<br>7     | H<br>H<br>H | X<br>X<br>X | L<br>L<br>L | H<br>H<br>H | L<br>L<br>H | L<br>H<br>L<br>H | H<br>H<br>H         | L<br>H<br>H                 | H<br>L<br>L | H<br>H<br>H      | L<br>H<br>H<br>L | L<br>L<br>H<br>L | H<br>H<br>H<br>L | H<br>H<br>H<br>L | 1           |
| 8<br>9<br>10<br>11   | H<br>H<br>H | X<br>X<br>X | H<br>H<br>H | L<br>L<br>L | L<br>L<br>H | L<br>H<br>L<br>H | H<br>H<br>H         | H<br>H<br>L                 | H<br>H<br>L | H<br>H<br>L<br>H | H<br>H<br>H      | H<br>L<br>H<br>L | H<br>H<br>L      | H<br>H<br>H      |             |
| 12<br>13<br>14<br>15 | H<br>H<br>H | X<br>X<br>X | H<br>H<br>H | H<br>H<br>H | L<br>L<br>H | L<br>H<br>L<br>H | H<br>H<br>H         | L<br>H<br>L                 | H<br>L<br>L | L<br>L<br>L      | L<br>H<br>H<br>L | L<br>L<br>H<br>L | H<br>H<br>H<br>L | H<br>H<br>H<br>L |             |
| BI<br>RBI<br>LT      | X<br>H<br>L | X<br>L<br>X | X<br>L<br>X | X<br>L<br>X | X<br>L<br>X | X<br>L<br>X      | L<br>L<br>H         | L<br>L<br>H                 | L<br>L<br>H | L<br>L<br>H      | L<br>L<br>H      | L<br>L<br>H      | L<br>L<br>H      | L<br>L<br>H      | 2<br>3<br>4 |

H = HIGH Level, L = LOW Level, X = Irrelevant

- NOTES: 1. The blanking input (BI) must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input (RBI) must be open or high if blanking of a decimal zero is not desired.
  - 2. When a low logic level is applied directly to the blanking input (BI), all segment outputs are off regardless of the level of any other input.
  - 3. When ripple-blanking input (RBI) and inputs A, B, C, and D are at a low level with the lamp test input high, all segment outputs go off and the ripple-blanking output (RBO) goes to a low level (response condition).
- 4. When the blanking input/ripple blanking output (BI/RBO) is open or held high and a low is applied to the lamp-test input, all segment outputs are on. †BI/RBO is wire-AND logic serving as blanking input (BI) and/or ripple-blanking output (RBO).